

| Name: | _ ID: | Start Date: | Thursday, August | 19, | 2021 |
|-------|-------|-------------|------------------|-----|------|
|       |       | Due Date:   | Saturday, August | 21, | 2021 |

## Software and Hardware Co-Design with Zybo, Summer 2021 HUST Lab #9 VGA, Image Creation and Boot Loader on Zybo

This is an individual lab. Each student must perform it and demonstrate this lab to obtain credit for it. Late lab submission will be accepted with a grade reduction of 10% for each day that it is late.

The main objective of this project is to implement VGA display with Zybo and axi IPs. The idea of this project is from the Zybo Base System Design from Digilent Inc. Another task of this lab is to create a boot loader for QSPI.

## 1 Available Source Programs and Documents

zybo\_base\_system.zip is provided by the instructor. It is also available under Design Resources from this website: <a href="https://reference.digilentinc.com/zybo:zybo">https://reference.digilentinc.com/zybo:zybo</a>. It contains both hardware modules as well as example software programs for various applications.

Lab 5 Configuration and Booting, Advanced Embedded System Design on Zynq using Vivado from Xilinx University Program on how to configure a boot loader from SD card. This is a tutorial to implement Part 2 of this lab.

## 2 Objectives

- 1) Implement VGA part of Zybo Base System Design from Digilent.
- 2) Create and display one image of those from Tweetable Mathematical Art competition. (http://codegolf.stackexchange.com/questions/35569/tweetable-mathematical-art.)
- 3) Create and display one new image of your own creation. It could be a modification of those from the Tweetable mathematical Art. However, you are encouraged to be more creative.
- 4) Create the boot image of the above system, store it in the QSPI flash memory, start the above system from the QSPI memory.

## 3 Demonstration and Report by Saturday, August 21, 2021

Submit a pdf copy of your image displaying code. Demonstrate your system can be booted from the QSPI flash memory and display at least two images, one of them is your own creation.

#### 4 Resources

- 1) zybo base system.zip, Zybo Base System Design, https://reference.digilentinc.com/zybo:zybo.
  - 2) Lab 5 Configuration and Booting, Advanced Embedded System Design on Zynq using Vivado, http://www.xilinx.com/support/university/vivado/vivado-workshops/Vivado-advembedded-design-zynq.html.
  - 3) AXI Video Direct Memory Access v6.2, LogiCORE IP Product Guide, Vivado Design Suite, PG020, November 18, 2015, http://www.xilinx.com/support/documentation/ip\_documentation/axi\_vdma/v6\_2/pg020\_axi vdma.pdf.
  - 4) Tweetable Mathematical Art, http://codegolf.stackexchange.com/questions/35569/tweetable-mathematical-art.



## 5 The Final Block Design Diagram for Part 1.

Following this block design diagram to create our block design for Part 1 of this lab. If the steps do not agree with this block design diagram, assume this block design is correct. A larger pdf copy of this block design diagram is available for you to see more details.

You may get a lot of warnings during the process to build a bit stream file, you can ignore most of them.





# Part 1: A Tutorial on How to Implement VGA part of the Zybo Base System Design

## 1 Create a Vivado RTL project for VGA Demonstration

Create a Vivado RTL project, entitled lab9VGAdemoJJS where JJS is your name initials, and choose Zybo board. Create a block design of the same name: lab9VGAdemoJJS.

To disconnect a pin from a net, open the IP block where the pin is from to select the pin. Right click on the pin to choose "Disconnect Pin". Press "Esc" key to deselect a pin.

#### 1.1 Add Zyng7 Processing System

Add ZYNQ7 Processing System and "Run Block Automation" before anything else to make sure that UART connection for SDK to work. Set the following configurations.

#### 1.1.1 Peripheral IO Pins

Keep Quad SPI Flash, UART 1 and I2C 0 only. SPI module is active so that the final project loadable image can be stored on the flash memory. Choose M14 and M15 for I2C 0. This I2C port is used by the audio demo of the Digilent demo program. Although we will not demonstrate the audio function for this lab, keep this port will make it easier to compile the demo program without revising the demo program to remove the audio demo.



## 1.1.2 PS-PL Configuration

Enable M AXI GP0, general purpose master interface 0 and S AXI HP0, high performance slave interface 0. In "General" menu, enable FCLK\_RESET\_0\_N and FCLK\_RESET\_1 N.





## 1.1.3 Clock Configuration

Enable FCLK\_CLK0, FCLK\_CLK01 and FCLK\_CLK02 as following. Set FCLK\_CLK0 to 100MHz, FCLK\_CLK1 to 150MHz



Your ZYNQ system should look like the following.





#### 1.2 Add an AXI Video DMA IP

Add axi video direct memory access IP as follows. Disable Write Channel and set Read Channel as shown.

Basic Settings.





## Advanced Settings.



Run "Run Connection Automation" and choose to connect all pins. The block design should look like the following.





(This does not match the steps above it)





Make sure the memory address assignment for this module is done as shown below under Address Editor. If the address is not assigned, right click the address table and select auto assign address.





### 1.3 Add an axi display controller IP from Digilent Inc.

The axi display controller IP is called axi\_dispctrl\_1.0 from Digilent Inc. It is available as part of Zybo Base Design zip file that can be downloaded from Digilent. The IP is in a folder called lib folder under zybo\_base\_system\zybo\_base\_system\source\vivado\hw. This lib folder needs to be added to the IP Repository of your project. You may want to copy this lib folder in your project folder for easy access.

In Flow Navigator, select Project Setting -> IP -> IP manager. Add the "lib" folder which contain the AXI Display Controller IP. Add AXI Display Controller to the block diagram as follows.

Double click the IP and change red channel to 5 bits, green channel to 6 bits and blue channel to 5 bits.





Make the RGB pins and h sync and v sync pins external. The block should like this.





Run "Run Connection Automation" to obtain the following block design.



#### 1.4 Add a 6-bit Constant Number IP

Add a constant IP, called Constant. Make it 6-bit in width and constant zero value, as the starting address of the frame buffers. Connect it to mm2s\_frame\_ptr\_in[5:0].







## 1.5 Clean Up Connections Manually

Check all clock connections to make sure the following. FCLK\_CLK0 is used for AXI GP,(general purpose) and FCLK\_CLK1 is used for AXI HP (high performance).

FCLK\_CLK0 is connected to the following:
ACLK, S00\_ACLK, M00\_ACLK, on processing\_system7\_0\_axi\_periph,
s\_axi\_lite\_aclk on axi\_vdma\_0,
M\_AXI\_GP0\_ACLK on ZYNQ,
REF\_CLK\_I and s\_axi\_aclk on axi\_dispctrl\_0.



FCLK\_CLK1 is connected to the following:
AXI\_HP0\_ACLK on ZYNQ,
m\_axi\_mm2s\_aclk on axi\_vdma\_0,
ACLK, S00 ACLK, M00 ACLK on axi\_mem\_intecon, as shown below.



Check all reset connections to make sure resets are as follows:

3) FCLK\_RESET0 is used for AXI bus reset and is connected to s\_axi\_aresetn on axi\_dispctrl\_0, ARESETN on axi\_mem\_intercon, ARESETN on processing\_system7\_0\_axi\_periph, (These may not be correct. 1-19-2017)





4) FCLK\_RESET1 is used for AXI peripheral reset and is connected to s\_axis\_mm2s\_aresetn on axi\_dispctrl\_0, S00\_ARESETN, M00\_ARESSETN, on axi\_mem\_intercon, S00\_ARESETN, M00\_ARESSETN, on processing system7\_0 axi periph, axi resten on axi vdma\_0.



- 5) M axis mm2s aclk on axi vdma 0 is connected to the PXL CLK O oaxi dispctrl 0.
- 6) mm2s fsync on axi vdma 0 is connected to FSYNC on axi dispetrl 0.
- 7) Open M\_AXIS\_MM2 and connect m\_axis\_mm2s\_tkeep[3:0] of M\_AXI\_MM2 to s axis mm2s tstrb[3:0] of S AXIS MM2S on axi dispoctrl 0.
- 8) M AXIS MM2S on axi vdma 0 is connected to S AXIS MM2S on axi dispetril 0.





#### 1.6 Three Critical Warnings

These warnings are due to reset signals that are not compatible with clock signals. They can be ignored for now until we can find a better fix.



## 2 Create a wrapper and synthesize the block design.

There will be many warnings on reset.





It takes about 8 minutes to synthesize this block design.



run implementation for about 5 minutes. Generate the bitstream file. Export hardware and launch SDK.



## 3 SDK and Demo Program from Digilent

Create an SDL empty project. Import source and header files from base\_demo folder of zybo base system demo project: zybo\_base\_system\source\vivado\SDK\base\_demo folder. Select the following files only.

The following terminal display will be present. Choose option 2: VGA output demo. Select Option 1 to change resolution first.





3 - Print Blended Test Pattern to current Frame 4 - Print Color Bar Test Pattern to current Frame 5 - Invert Current Frame colors 6 - Invert Current Frame colors seamlessly\* \*Note that option 6 causes the current frame index to be incremented. This is because the inverted frame is drawn to an inactive frame. After the drawing is complete, this frame is then set to be the active frame. This demonstrates how to properly update what is being displayed without image tearing. Options 3-5 all draw to the currently active frame, which is why not all pixels appear to be updated at once.

Option 4 is to print color bar test patterns as shown below.



## **How to add math library Compile Option**

If you still cannot use math library after you add #include "math.h", you can try to

add a link option in Project Properties->C/C++ Build->Settings->ARM gcc linker->Libraries. Click + sign to type lowercase m to add math library in the libraries as shown on the right hand side.





# Part 2: Create One New Image and Boot Load Image on QSPI

Follow Lab 5 Configuration and Booting, Advanced Embedded System Design on Zynq using Vivado from Xilinx University Program to create a boot image and store it on OSPI.

### 1 Create a New Project, entitled lab9imagesJJS

Save your project as a new project called lab9imagesJJS, where JJS is your name initials. Create at least two images similar to those from Tweetable Mathematical Art Competition (<a href="http://codegolf.stackexchange.com/questions/35569/tweetable-mathematical-art">http://codegolf.stackexchange.com/questions/35569/tweetable-mathematical-art</a>). One of the two images could be the same as one of the example images from the website. One of them must be your own creation.

## 2 How to Create a Bootable System from the QSPI Flash

This section describes how to create boot Image and store it on the QSPI memory. It is adapted from Xilinx University Program's Lab 5 Configuration and Booting from Lab 5 Configuration and Booting, Advanced Embedded System Design on Zynq using Vivado to create a boot image and store it on QSPI. Follow this section or the above mentioned Lab 5 to create your own bootable system and demonstrate you can start your lab9imagesJJS from the QSPI flash drive of your Zybo board.

After you have debugged and tested your project, you can create a bootable system to be stored on a SD card or flash memory so that your project can be started from the bootable system. In this tutorial, a project call lab9VGAdemo is used as an example.

#### 2.1 Create and debug your project first

Before creating a bootable system, you should create and debug your project and run it under interactive mode to make sure your project works. Close other projects if any under this SDK.

#### 2.2 Add options to Board Support Package Settings

In SDK, after a project has been created and tested, right click on \*.bsp and click Board Support Package Settings. Choose xilffs and xilrsa and click OK. (This is required for the next step to create the FSBL.)





#### 2.3 Create first stage bootloader (FSBL)

To create a first stage bootloader (FSBL) for your project, create a new application project and call it your project name\_fsbl, e.g., lab9imagesJJS\_fsbl and choose "use existing Board Support Package". Click "Next". In Template menu, select Zynq FSBL in the Available Templates pane and click "Finish".



## 2.4 Create directory called image and BOOT.bin file

Create a directory under your project directory call it image with Windows Explorer to store bootable system files as shown below.



In SDK, select Xilinx Tools->Create Boot Image. Click on the Browse button of Output BIF field to browse to your image directory \*/image. Leave the default name of output.bif.





Click on Add button of the Boot image partitions, click Browse button Add partition form. Browse to \Debug of the sdk subdirectory of your project directory. Open \*\_fsbl.elf file as shown below for project lab9imagesJJS\_fsbl. Here is a possible example path: C:\xup\embedded\lab9imagesJJS\lab9imagesJJS.sdk\lab9imagesJJS fsbl\Debug.



Notice the partition type for \*.elf file is bootloader. Click OK.





Add bit stream file from project hw\_platform directory of your project under SDK folder. The bit stream file is often called project\_wrapper.bit. The file for this example is lab9VGA\_wrapper.bit as shown below under directory:

C:\SHCodesign2020vivado\Lab9VGAstudentImages\Lab9VGAstudentImages.sdk\lab9VGA \_wrapper\_hw\_platform\_0. Click Open to add it.



Notice the file type for \*.bit file is datafile. Click OK on Add new boot image partition menu to add this bit stream file.





Click Add button of the Boot image partitions and add software application lab9VGAdemo from lab9imagesJJS\Debug directory under the SDK directory of your project. Click Open to add this file.



This type of this application elf file is also datafile.



Notice there should be three files in your Boot image partitions folder. The file order must be first stage boot load file \_fsbl.elf, hardware bit stream file \_wrapper.bit, and the application \*.elf file. Otherwise, there could be a boot loading error.





Click "Create Image" button. The BOOT.bin and the output.bif files will be created in the \image directory.

## 2.5 Program the QSPI flash memory with the bootable system files.

Set your Zybo board to be in JTAG boot mode by setting jumper JP5 to JTAG position.

In SDK, select Xilinx Toos->Program Flash. Click Browse button for Image File and

go to \image directory, select BOOT.bin file and click Open.





In the Offset field, enter 0 as the offset, click Program button. A number of messages will appear on the Console and the end message should be "flash Operation Successful".







#### 2.6 Test your QSPI bootable system

Set your Zybo board to be in QSPI mode by inserting the jumper in the middle. Power the board off and on. Start a serial terminal if needed. Press PS\_RST (Red button) button to see if your program will start.



#### 2.7 An error

The following error occurred because the order of three files was wrong. The bit stream file was placed after the application \*.elf file. In the Boot image partitions pane, the bit stream file \*.bit must be before the application file \*.elf.



You can right click on \_fsbl

folder under your Project Explorer menu to open Create Boot Image. You can then edit this configuration and create another boot loader image. You may notice that \*.bit file is gone. Add it again and make sure \*.bit is before \*.elf.

## 3 Acknowledgment

I am grateful to my students David Robinson and Joe Milittelo for their research and solutions to some issues and problems with this lab.



